EGGH04: SIGGRAPH/Eurographics Workshop on Graphics Hardware 2004
Permanent URI for this collection
Browse
Browsing EGGH04: SIGGRAPH/Eurographics Workshop on Graphics Hardware 2004 by Subject "Hardware Architecture Graphics Processor C.1.2 [Processor Architecture]"
Now showing 1 - 1 of 1
Results Per Page
Sort Options
Item A Programmable Vertex Shader with Fixed-Point SIMD Datapath for Low Power Wireless Applications(The Eurographics Association, 2004) Sohn, Ju-Ho; Woo, Ramchan; Yoo, Hoi-Jun; Tomas Akenine-Moeller and Michael McCoolThe real time 3D graphics becomes one of the attractive applications for 3G wireless terminals although their battery lifetime and memory bandwidth limit the system resources for graphics processing. Instead of using the dedicated hardware engine with complex functions, we propose an efficient hardware architecture of low power vertex shader with programmability. Our architecture includes the following three features: I) a fixed-point SIMD datapath to exploit parallelism in vertex processing while keeping the power consumption low, II) a multithreaded coprocessor interface to decrease unwanted stalls between the main processor and the vertex shader, reducing power consumption by instruction-level power management, III) a programmable vertex engine to increases the datapath throughput by concurrent operations with main processor. Simulation results show that full 3D geometry pipeline can be performed at 7.2M vertices/sec with 115mW power consumption for polygons using the OpenGL lighting model. The improvement is about 10 times greater than that of the latest graphics core with floating-point datapath for wireless applications in terms of processing speed normalized by power consumption, Kvertices/sec per milliwatt.